سال انتشار: ۱۳۹۱

محل انتشار: بیستمین کنفرانس مهندسی برق ایران

تعداد صفحات: ۴

نویسنده(ها):

Mehdi Ahmadi – University of Tehran, Tehran, IR Iran
Ali Azarpeyvand –
Seid Mehdi Fakhraie –

چکیده:

In this paper, hardware implementation of the IEEE 802.22 Interleaver is presented. The key challenge in implementing the interleaver is its address generator unit asother units implementation is straightforward. Two fullycombinational and combinational-sequential architectures of the address generator are designed using and synthesizedVHDL and compared in terms of area, timing, and power. Simulation results show that the second approach results in70% improvement in area compared to the first approach even though operates two times slower. In addition, power consumption of the combinational-sequential method is more acceptable for wireless applications. Moreover, both methods meet the standard requirements